

# 54165/DM74165 8-Bit Parallel-to-Serial Converter

#### **General Description**

The '165 is an 8-bit parallel load or serial-in register with complementary outputs available from the last stage. Parallel inputting occurs asynchronously when the Parallel Load ( $\overline{\text{PL}}$ ) input is LOW. With  $\overline{\text{PL}}$  HIGH, serial shifting occurs on

the rising edge of the clock; new data enters via the Serial Data (D<sub>S</sub>) input. The 2-input OR clock can be used to combine two independent clock sources, or one input can act as an active LOW clock enable.

#### **Connection Diagram**

# 

## **Logic Symbol**



TL/F/9782-1

Order Number 54165DMQB, 54165FMQB or DM74165N See NS Package Number J16A, N16E or W16A

| Pin Names                  | Description                                                                                |
|----------------------------|--------------------------------------------------------------------------------------------|
| CP1, CP2<br>D <sub>S</sub> | Clock Pulse Inputs (Active Rising Edge) Serial Data Input Asynchronous Parallel Load Input |
| '-                         | (Active LOW)                                                                               |
| P0-P7                      | Parallel Data Inputs                                                                       |
| Q7                         | Serial Output from Last Stage                                                              |
| <b>Q</b> 7                 | Complementary Output                                                                       |

#### **Absolute Maximum Ratings (Note)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 7V
Input Voltage 5.5V

Operating Free Air Temperature Range

Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

#### **Recommended Operating Conditions**

| Symbol             | Parameter                                                   |          | 54165 |      |          | Units |      |       |
|--------------------|-------------------------------------------------------------|----------|-------|------|----------|-------|------|-------|
| Symbol             | Parameter                                                   | Min      | Nom   | Max  | Min      | Nom   | Max  | Onits |
| V <sub>CC</sub>    | Supply Voltage                                              | 4.5      | 5     | 5.5  | 4.75     | 5     | 5.25 | V     |
| V <sub>IH</sub>    | High Level Input Voltage                                    | 2        |       |      | 2        |       |      | V     |
| V <sub>IL</sub>    | Low Level Input Voltage                                     |          |       | 0.8  |          |       | 0.8  | V     |
| Іон                | High Level Output Current                                   |          |       | -0.8 |          |       | -0.8 | mA    |
| l <sub>OL</sub>    | Low Level Output Current                                    |          |       | 16   |          |       | 16   | mA    |
| T <sub>A</sub>     | Free Air Operating Temperature                              | -55      |       | 125  | 0        |       | 70   | °C    |
| t <sub>s</sub> (H) | Setup Time HIGH or LOW<br>P <sub>n</sub> to PL              | 10<br>10 |       |      | 10<br>10 |       |      | ns    |
| t <sub>h</sub> (H) | Hold Time HIGH or LOW<br>P <sub>n</sub> to PL               | 10<br>10 |       |      | 0        |       |      | ns    |
| t <sub>s</sub> (H) | Setup Time HIGH or LOW<br>D <sub>S</sub> to CP <sub>n</sub> | 20<br>20 |       |      | 20<br>20 |       |      | ns    |
| t <sub>h</sub> (H) | Hold Time HIGH or LOW<br>D <sub>S</sub> to CP <sub>n</sub>  | 0        |       |      | 0        |       |      | ns    |
| t <sub>s</sub> (H) | Setup Time HIGH<br>CP1 to CP2 or CP2 to CP1                 | 30       |       |      | 30       |       |      | ns    |
| t <sub>w</sub> (H) | CP <sub>n</sub> Pulse Width HIGH                            | 25       |       |      | 25       |       |      | ns    |
| t <sub>w</sub> (L) | PL Pulse Width LOW                                          | 15       |       |      | 15       |       |      | ns    |
| t <sub>rec</sub>   | Recovery Time, PL to CPn                                    | 45       |       |      | 45       |       |      | ns    |

#### **Electrical Characteristics**

Over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                            | Conditions                                                                         | Min    | Typ<br>(Note 1) | Max  | Units |        |  |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------|--------|-----------------|------|-------|--------|--|
| VI              | Input Clamp Voltage                  | $V_{CC} = Min, I_I = -12 \text{ mA}$                                               |        |                 | -1.5 | ٧     |        |  |
| V <sub>OH</sub> | High Level Output Voltage            | $V_{CC} = Min, I_{OH} = Max, V_{IL} =$                                             | Max    | 2.4             | 3.4  |       | ٧      |  |
| V <sub>OL</sub> | Low Level Output Voltage             | V <sub>CC</sub> = Min, V <sub>IH</sub> = Min                                       |        |                 | 0.2  | 0.4   | V      |  |
| l <sub>l</sub>  | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 5.5V$                                                         |        |                 |      | 1     | mA     |  |
| I <sub>IH</sub> | High Level Input Current             | $V_{CC} = Max, V_I = 2.4V$                                                         | PL     |                 |      | 80    | μΑ     |  |
|                 |                                      |                                                                                    | Inputs |                 |      | 40    | ] "    |  |
| IIL             | Low Level Input Current              | $V_{CC} = Max, V_I = 0.4V$                                                         | PL     |                 |      | -3.2  | mA     |  |
|                 |                                      |                                                                                    | Inputs |                 |      | -1.6  | ] '''' |  |
| los             | Short Circuit                        | V <sub>CC</sub> = Max                                                              | 54     | -20             |      | -55   | 55 mA  |  |
|                 | Output Current                       | (Note 2)                                                                           | DM74   | -18             |      | -55   | IIIA   |  |
| Icc             | Supply Current                       | $V_{CC} = Max, \overline{PL} = \Box \Gamma$ $P_n = \overline{}, CP_1, CP_2 = 4.5V$ |        |                 |      | 63    | mA     |  |

Switching Characteristics  $V_{CC}=+5.0V$ ,  $T_A=+25^{\circ}C$  (See Section 1 for waveforms and load configurations)

| Symbol                               | Parameter                            | C <sub>L</sub> = | Units    |     |
|--------------------------------------|--------------------------------------|------------------|----------|-----|
|                                      |                                      | Min              | Max      |     |
| f <sub>max</sub>                     | Maximum Clock Frequency              | 20               |          | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay PL to Q7 or Q7     |                  | 31<br>40 | ns  |
| t <sub>PLH</sub>                     | Propagation Delay<br>CP1 to Q7 or Q7 |                  | 24<br>31 | ns  |
| t <sub>PLH</sub>                     | Propagation Delay<br>P7 to Q7        |                  | 17<br>36 | ns  |
| t <sub>PLH</sub>                     | Propagation Delay P7 to Q7           |                  | 27<br>27 | ns  |

Note 1: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25$ °C.

Note 2: Not more than one output should be shorted at a time.

#### **Functional Description**

The '165 contains eight clocked master/slave RS flip-flops connected as a shift register with auxiliary gating to provide overriding asynchronous parallel entry. Parallel data enters when the PL signal is LOW. The parallel data can change while  $\overline{\text{PL}}$  is LOW provided that the recommended setup and hold times are observed.

For clocked operation,  $\overline{\text{PL}}$  must be HIGH. The two clock inputs perform identically; one can be used as a clock inhibit by applying a HIGH signal. To avoid double clocking, however, the inhibit signal should only go HIGH while the clock is HIGH. Otherwise, the rising inhibit signal will cause the same response as a rising clock edge. The flip-flops are edge-triggered for serial operations. The serial input data can change at any time, provided only that the recommended setup and hold times are observed, with respect to the rising edge of the clock.

#### **Truth Table**

| PL | С | P | Contents |    |    |    |    |    |    | Response |                |
|----|---|---|----------|----|----|----|----|----|----|----------|----------------|
|    | 1 | 2 | Q0       | Q1 | Q2 | Q3 | Q4 | Q5 | Q6 | Q7       | Пезропас       |
| L  | Х | Х | P0       | P1 | P2 | P3 | P4 | P5 | P6 | P7       | Parallel Entry |
| Н  | L | _ | Ds       | Q0 | Q1 | Q2 | Q3 | Q4 | Q5 | Q6       | Right Shift    |
| Н  | Н | _ | Q0       | Q1 | Q2 | Q3 | Q4 | Q5 | Q6 | Q7       | No Change      |
| Н  |   | L | DS       | Q0 | Q1 | Q2 | Q3 | Q4 | Q5 | Q6       | Right Shift    |
| Н  |   | Н | Q0       | Q1 | Q2 | Q3 | Q4 | Q5 | Q6 | Q7       | No Change      |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

Positive Rising Edge

### **Logic Diagram**







#### Physical Dimensions inches (millimeters) (Continued)



NS Package Number W16A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

Europe \_

Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

**National Semiconductor** 

National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.